## **Tutorial 3**

Name: Nour-aldin Ibrahim Ahmed Elbadawy

ID: 2018-13394

# **AND** gate



#### simulation mood: functional



### simulation mood: timing



# **OR** gate



### simulation mood: timing



#### simulation mood: functional



# 7 segment

```
library ieee;
use ieee.std_logic_1164.all;
entity tu3 is
port(
        d_in : in std_logic_vector(3 downto 0);
         d_out : out std_logic_vector(6 downto 0) );
         end tu3;
architecture behave of tu3 is
begin
         process (d_in)
         begin
                 case d_in is
                          when "0000" => --0
                                   d out <= "1111110";
                          when "0001" => --1
                                   d out <= "0110000";</pre>
                          when "0010" => --2
                                   d out <= "1101101";</pre>
                          when "0011" => --3
                                   d out <= "1111001";</pre>
                          when "0100" => --4
                                   d out <= "0110011";</pre>
                          when "0101" => --5
                                   d out <= "1011011";</pre>
                          when "0110" => --6
                                   d_out <= "1011111";</pre>
                          when "0111" => --7
                                   d out <= "1110000";
                          when "1000" => --8
                                   d out <= "11111111";</pre>
                          when "1001" => --9
                                   d_out <= "1111011";</pre>
                          when others =>
                                   d out <= "1001111";</pre>
                 end case;
         end process;
end behave;
```

#### simulation mood: functional





### **MUX**

```
library ieee;
use ieee.std_logic_1164.all;
ENTITY tu3_2 IS
        port(
                        a, b,c,d : in std_logic;
                        Sel: in std_logic_vector (1 downto 0);
                        f : out std_logic);
END ENTITY;
ARCHITECTURE behave OF tu3_2 IS
BEGIN
process (a, b,c,d,sel)
begin
        Case sel is
                When "00" =>
                f <= a;
                When "01" =>
                f <= b;
                When "10" =>
                f <= c;
                When "11" =>
                f <= d;
        End case;
End process;
End architecture;
```



### simulation mood: functional



the output **F** depends on the selection line: when the selection lines values were both zeros "**00**" the output was same as the input **A**. and the values "**01**" gives the output same as **B**. "**10**" gives **C**.

"11" gives **D**.